Show simple item record

contributor authorPeng Wang
contributor authorXuqiang Zheng
contributor authorZiqiang Wang
contributor authorChun Zhang
contributor authorZhihua Wang
date accessioned2020-03-12T19:03:03Z
date available2020-03-12T19:03:03Z
date issued2014
identifier otherRqYNghORx2E2BW3zP1qU_ktRFe7eQPiMAuQXV2OUMae5G6WQvB.pdf
identifier urihttps://libsearch.um.ac.ir:443/fum/handle/fum/973515?show=full
formatgeneral
languageEnglish
titleA 40Gbps quarter rate CDR using CMOS-style signal alignment strategy in 65nm CMOS
typeJournal Paper
contenttypeFulltext
contenttypeFulltext
identifier padid8035599
identifier doi10.1109/EDSSC.2014.7061137
journal title2014 IEEE International Conference on Electron Devices and Solid-State Circuits
coverageAcademic
filesize791858
citations2


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record