•  English
    • Persian
    • English
  •   Login
  • Ferdowsi University of Mashhad
  • |
  • Information Center and Central Library
    • Persian
    • English
  • Home
  • Source Types
    • Journal Paper
    • Ebook
    • Conference Paper
    • Standard
    • Protocol
    • Thesis
  • Use Help
View Item 
  •   FUM Digital Library
  • Fum
  • Articles
  • Latin Articles
  • View Item
  •   FUM Digital Library
  • Fum
  • Articles
  • Latin Articles
  • View Item
  • All Fields
  • Title
  • Author
  • Year
  • Publisher
  • Subject
  • Publication Title
  • ISSN
  • DOI
  • ISBN
Advanced Search
JavaScript is disabled for your browser. Some features of this site may not work without it.

Minitaur, an Event-Driven FPGA-Based Spiking Network Accelerator

Author:
Neil, Dan
,
Shih-Chii Liu
Publisher:
IEEE
Year
: 2014
DOI: 10.1109/TVLSI.2013.2294916
URI: https://libsearch.um.ac.ir:443/fum/handle/fum/965554
Keyword(s): field programmable gate arrays,neural nets,CPU,MNIST handwritten digit classification,Minitaur,event-driven FPGA,event-driven neural network accelerator,field-programmable gate array-based system,neural networks,newsgroups classification data,robotics,spiking deep network,spiking network accelerator,Biological neural networks,Clocks,Computer architecture,Field programmable gate arrays,Mathematical model,Neurons,Performance evaluation,Deep belief networks,field programmable a
Collections :
  • Latin Articles
  • Show Full MetaData Hide Full MetaData
  • Statistics

    Minitaur, an Event-Driven FPGA-Based Spiking Network Accelerator

Show full item record

contributor authorNeil, Dan
contributor authorShih-Chii Liu
date accessioned2020-03-12T18:38:56Z
date available2020-03-12T18:38:56Z
date issued2014
identifier issn1063-8210
identifier other6701396.pdf
identifier urihttps://libsearch.um.ac.ir:443/fum/handle/fum/965554
formatgeneral
languageEnglish
publisherIEEE
titleMinitaur, an Event-Driven FPGA-Based Spiking Network Accelerator
typeJournal Paper
contenttypeMetadata Only
identifier padid7999231
subject keywordsfield programmable gate arrays
subject keywordsneural nets
subject keywordsCPU
subject keywordsMNIST handwritten digit classification
subject keywordsMinitaur
subject keywordsevent-driven FPGA
subject keywordsevent-driven neural network accelerator
subject keywordsfield-programmable gate array-based system
subject keywordsneural networks
subject keywordsnewsgroups classification data
subject keywordsrobotics
subject keywordsspiking deep network
subject keywordsspiking network accelerator
subject keywordsBiological neural networks
subject keywordsClocks
subject keywordsComputer architecture
subject keywordsField programmable gate arrays
subject keywordsMathematical model
subject keywordsNeurons
subject keywordsPerformance evaluation
subject keywordsDeep belief networks
subject keywordsfield programmable a
identifier doi10.1109/TVLSI.2013.2294916
journal titleVery Large Scale Integration (VLSI) Systems, IEEE Transactions on
journal volume22
journal issue12
filesize1795383
citations0
  • About Us
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
DSpace software copyright © 2019-2022  DuraSpace