Show simple item record

contributor authorSridharan, K.
contributor authorPriya, T.K.
date accessioned2020-03-11T14:52:47Z
date available2020-03-11T14:52:47Z
date issued2007
identifier otherJvoXmEn9jMi4Q7FwF9ZrzjSUb4_okxJ8Zeu776oq2z5JiWIyya.pdf
identifier urihttps://libsearch.um.ac.ir:443/fum/handle/fum/566249?locale-attribute=fa&show=full
formatgeneral
languageEnglish
titleA Hardware Accelerator and FPGA Realization for Reduced Visibility Graph Construction Using Efficient Bit Representations
typeJournal Paper
contenttypeFulltext
contenttypeFulltext
identifier padid4388125
identifier doi10.1109/tie.2007.894726
journal titleOsmania Journal of Social Sciences
coverageAcademic
pages1800-1804
journal volume54
journal issue3
filesize196083
citations1


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record