•  English
    • Persian
    • English
  •   Login
  • Ferdowsi University of Mashhad
  • |
  • Information Center and Central Library
    • Persian
    • English
  • Home
  • Source Types
    • Journal Paper
    • Ebook
    • Conference Paper
    • Standard
    • Protocol
    • Thesis
  • Use Help
View Item 
  •   FUM Digital Library
  • Fum
  • Articles
  • Latin Articles
  • View Item
  •   FUM Digital Library
  • Fum
  • Articles
  • Latin Articles
  • View Item
  • All Fields
  • Title
  • Author
  • Year
  • Publisher
  • Subject
  • Publication Title
  • ISSN
  • DOI
  • ISBN
Advanced Search
JavaScript is disabled for your browser. Some features of this site may not work without it.

Extraction of geometry-related interconnect variation based on parasitic capacitance data

Author:
Li-Jie Sun
,
Jia Cheng
,
Zheng Ren
,
Gan-Bing Shang
,
Shao-Jian Hu
,
Shou-Mian Chen
,
Yu-Hang Zhao
,
Long Zhang
,
Xiao-Jin Li
,
Yan-Ling Shi
Publisher:
IEEE
Year
: 2014
DOI: 10.1109/LED.2014.2344173
URI: https://libsearch.um.ac.ir:443/fum/handle/fum/1142018
Keyword(s): capacitance measurement,charge-coupled devices,geometry,integrated circuit interconnections,integrated circuit testing,signal generators,ITF,charge-induced-injection error-free charge-based capacitance measurement,geometry-related interconnect variation extraction flow,interconnect parasitic extraction,interconnect technology file,layout parasitic extraction tool,nonoverlapping signal generation circuitry,on-chip interconnect test technique,parasitic capacitance data,size 55 nm,D
Collections :
  • Latin Articles
  • Show Full MetaData Hide Full MetaData
  • Statistics

    Extraction of geometry-related interconnect variation based on parasitic capacitance data

Show full item record

contributor authorLi-Jie Sun
contributor authorJia Cheng
contributor authorZheng Ren
contributor authorGan-Bing Shang
contributor authorShao-Jian Hu
contributor authorShou-Mian Chen
contributor authorYu-Hang Zhao
contributor authorLong Zhang
contributor authorXiao-Jin Li
contributor authorYan-Ling Shi
date accessioned2020-03-13T00:18:40Z
date available2020-03-13T00:18:40Z
date issued2014
identifier issn0741-3106
identifier other6879252.pdf
identifier urihttps://libsearch.um.ac.ir:443/fum/handle/fum/1142018?locale-attribute=en
formatgeneral
languageEnglish
publisherIEEE
titleExtraction of geometry-related interconnect variation based on parasitic capacitance data
typeJournal Paper
contenttypeMetadata Only
identifier padid8324499
subject keywordscapacitance measurement
subject keywordscharge-coupled devices
subject keywordsgeometry
subject keywordsintegrated circuit interconnections
subject keywordsintegrated circuit testing
subject keywordssignal generators
subject keywordsITF
subject keywordscharge-induced-injection error-free charge-based capacitance measurement
subject keywordsgeometry-related interconnect variation extraction flow
subject keywordsinterconnect parasitic extraction
subject keywordsinterconnect technology file
subject keywordslayout parasitic extraction tool
subject keywordsnonoverlapping signal generation circuitry
subject keywordson-chip interconnect test technique
subject keywordsparasitic capacitance data
subject keywordssize 55 nm
subject keywordsD
identifier doi10.1109/LED.2014.2344173
journal titleElectron Device Letters, IEEE
journal volume35
journal issue10
filesize926778
citations0
  • About Us
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
DSpace software copyright © 2019-2022  DuraSpace