•  English
    • Persian
    • English
  •   Login
  • Ferdowsi University of Mashhad
  • |
  • Information Center and Central Library
    • Persian
    • English
  • Home
  • Source Types
    • Journal Paper
    • Ebook
    • Conference Paper
    • Standard
    • Protocol
    • Thesis
  • Use Help
View Item 
  •   FUM Digital Library
  • Fum
  • Articles
  • Latin Articles
  • View Item
  •   FUM Digital Library
  • Fum
  • Articles
  • Latin Articles
  • View Item
  • All Fields
  • Title
  • Author
  • Year
  • Publisher
  • Subject
  • Publication Title
  • ISSN
  • DOI
  • ISBN
Advanced Search
JavaScript is disabled for your browser. Some features of this site may not work without it.

Design and verification of five port router for network on chip

Author:
Choudhari, E.M.
,
Dakhole, P.K.
Publisher:
IEEE
Year
: 2014
DOI: 10.1109/ISQED.2014.6783339
URI: https://libsearch.um.ac.ir:443/fum/handle/fum/1054647
Keyword(s): clocks,n computational complexity,n integrated circuit design,n integrated circuit interconnections,n integrated circuit modelling,n network-on-chip,n CDC cost,n CDCs,n NP-hard problem,n NoC architectures,n NoC topology generation,n SoC designs,n automated topology generation tools,n clock domain minimization,n clock-domain-crossings,n communication constraints,n interconnection architecture,n network on chip interconnect,n regular topology
Collections :
  • Latin Articles
  • Show Full MetaData Hide Full MetaData
  • Statistics

    Design and verification of five port router for network on chip

Show full item record

contributor authorChoudhari, E.M.
contributor authorDakhole, P.K.
date accessioned2020-03-12T21:37:00Z
date available2020-03-12T21:37:00Z
date issued2014
identifier other6949913.pdf
identifier urihttps://libsearch.um.ac.ir:443/fum/handle/fum/1054647?locale-attribute=en
formatgeneral
languageEnglish
publisherIEEE
titleDesign and verification of five port router for network on chip
typeConference Paper
contenttypeMetadata Only
identifier padid8185291
subject keywordsclocks
subject keywordsn computational complexity
subject keywordsn integrated circuit design
subject keywordsn integrated circuit interconnections
subject keywordsn integrated circuit modelling
subject keywordsn network-on-chip
subject keywordsn CDC cost
subject keywordsn CDCs
subject keywordsn NP-hard problem
subject keywordsn NoC architectures
subject keywordsn NoC topology generation
subject keywordsn SoC designs
subject keywordsn automated topology generation tools
subject keywordsn clock domain minimization
subject keywordsn clock-domain-crossings
subject keywordsn communication constraints
subject keywordsn interconnection architecture
subject keywordsn network on chip interconnect
subject keywordsn regular topology
identifier doi10.1109/ISQED.2014.6783339
journal titleommunications and Signal Processing (ICCSP), 2014 International Conference on
filesize1785147
citations0
  • About Us
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
DSpace software copyright © 2019-2022  DuraSpace