•  English
    • Persian
    • English
  •   Login
  • Ferdowsi University of Mashhad
  • |
  • Information Center and Central Library
    • Persian
    • English
  • Home
  • Source Types
    • Journal Paper
    • Ebook
    • Conference Paper
    • Standard
    • Protocol
    • Thesis
  • Use Help
View Item 
  •   FUM Digital Library
  • Fum
  • Articles
  • ProfDoc
  • View Item
  •   FUM Digital Library
  • Fum
  • Articles
  • ProfDoc
  • View Item
  • All Fields
  • Title
  • Author
  • Year
  • Publisher
  • Subject
  • Publication Title
  • ISSN
  • DOI
  • ISBN
Advanced Search
JavaScript is disabled for your browser. Some features of this site may not work without it.

A 1-V Process-Insensitive Current-Scalable Two-Stage Opamp with Enhanced DC Gain and Settling Behavior in 65-nm Digital CMOS

Author:
محمد طاهرزاده ثانی
,
Anas A. Hamoui
,
Mohammad Taherzadeh-Sani
Year
: 2011
Abstract: A pseudo-cascode compensation technique is proposed to enable a process-insensitive and current-scalable design of the classical two-stage opamp at low supply voltages, without requiring any additional power dissipation. Furthermore, a bulk-biasing technique is proposed to enhance the dc gain of the two-stage opamp, without affecting its output-voltage swing and without requiring any additional power dissipation. To compare the performance advantages of the proposed pseudo-cascode compensation technique versus classical Miller compensation in a two-stage opamp with/without applying the proposed bulk-biasing technique, four opamps were fabricated on the same die in a 1-V 65-nm CMOS process. The corresponding transistors in all four opamps had equal sizes. Furthermore, all four opamps had equal total compensation capacitance and the same total power dissipation. Accordingly, compared to using Miller compensation, by applying the proposed pseudo-cascode-compensation and bulk-biasing techniques in a two-stage opamp, the opamp\\'s dc gain is increased by a factor of 4 (12 dB), its unit-gain frequency is increased by 40%, and its phase margin is maintained over a factor of 100 scaling in its bias current. Furthermore, the overshoot in its large-signal step response is eliminated and the rise/fall settling times are improved by 33%. The trade-off is a minimal decrease in the opamp\\'s phase margin. Importantly, this is all achieved without affecting the opamp\\'s output-voltage swing and without requiring any additional power dissipation.
URI: http://libsearch.um.ac.ir:80/fum/handle/fum/3345347
Keyword(s): Frequency compensation,gain enhancement,low power,low voltage,operational amplifier,process insensitive
Collections :
  • ProfDoc
  • Show Full MetaData Hide Full MetaData
  • Statistics

    A 1-V Process-Insensitive Current-Scalable Two-Stage Opamp with Enhanced DC Gain and Settling Behavior in 65-nm Digital CMOS

Show full item record

contributor authorمحمد طاهرزاده ثانیen
contributor authorAnas A. Hamouien
contributor authorMohammad Taherzadeh-Sanifa
date accessioned2020-06-06T13:11:39Z
date available2020-06-06T13:11:39Z
date issued2011
identifier urihttp://libsearch.um.ac.ir:80/fum/handle/fum/3345347
description abstractA pseudo-cascode compensation technique is proposed to enable a process-insensitive and current-scalable design of the classical two-stage opamp at low supply voltages, without requiring any additional power dissipation. Furthermore, a bulk-biasing technique is proposed to enhance the dc gain of the two-stage opamp, without affecting its output-voltage swing and without requiring any additional power dissipation. To compare the performance advantages of the proposed pseudo-cascode compensation technique versus classical Miller compensation in a two-stage opamp with/without applying the proposed bulk-biasing technique, four opamps were fabricated on the same die in a 1-V 65-nm CMOS process. The corresponding transistors in all four opamps had equal sizes. Furthermore, all four opamps had equal total compensation capacitance and the same total power dissipation. Accordingly, compared to using Miller compensation, by applying the proposed pseudo-cascode-compensation and bulk-biasing techniques in a two-stage opamp, the opamp\\'s dc gain is increased by a factor of 4 (12 dB), its unit-gain frequency is increased by 40%, and its phase margin is maintained over a factor of 100 scaling in its bias current. Furthermore, the overshoot in its large-signal step response is eliminated and the rise/fall settling times are improved by 33%. The trade-off is a minimal decrease in the opamp\\'s phase margin. Importantly, this is all achieved without affecting the opamp\\'s output-voltage swing and without requiring any additional power dissipation.en
languageEnglish
titleA 1-V Process-Insensitive Current-Scalable Two-Stage Opamp with Enhanced DC Gain and Settling Behavior in 65-nm Digital CMOSen
typeJournal Paper
contenttypeExternal Fulltext
subject keywordsFrequency compensationen
subject keywordsgain enhancementen
subject keywordslow poweren
subject keywordslow voltageen
subject keywordsoperational amplifieren
subject keywordsprocess insensitiveen
journal titleIEEE Journal Of Solid-State Circuitsfa
pages660-668
journal volume46
journal issue3
identifier linkhttps://profdoc.um.ac.ir/paper-abstract-1032869.html
identifier articleid1032869
  • About Us
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
DSpace software copyright © 2019-2022  DuraSpace