•  Persian
    • Persian
    • English
  •   ورود
  • دانشگاه فردوسی مشهد
  • |
  • مرکز اطلاع‌رسانی و کتابخانه مرکزی
    • Persian
    • English
  • خانه
  • انواع منابع
    • مقاله مجله
    • کتاب الکترونیکی
    • مقاله همایش
    • استاندارد
    • پروتکل
    • پایان‌نامه
  • راهنمای استفاده
View Item 
  •   کتابخانه دیجیتال دانشگاه فردوسی مشهد
  • Fum
  • Articles
  • ProfDoc
  • View Item
  •   کتابخانه دیجیتال دانشگاه فردوسی مشهد
  • Fum
  • Articles
  • ProfDoc
  • View Item
  • همه
  • عنوان
  • نویسنده
  • سال
  • ناشر
  • موضوع
  • عنوان ناشر
  • ISSN
  • شناسه الکترونیک
  • شابک
جستجوی پیشرفته
JavaScript is disabled for your browser. Some features of this site may not work without it.

Rapid Design Space Exploration of a Reconfigurable Instruction-Set Processor

نویسنده:
Farhad Mehdipour
,
حمید نوری
,
Koji Inoue
,
Kazuaki Murakami
,
Hamid Noori
سال
: 2009
چکیده: Multitude parameters in the design process of a reconfigurable instruction-set processor (RISP) may lead to a large design space and remarkable complexity. Quantitative design approach uses the data collected from applications to satisfy design constraints and optimize the design goals while considering the applications characteristics; however it highly depends on designer observations and analyses. Exploring design space can be considered as an effective technique to find a proper balance among various design parameters. Indeed, this approach would be computationally expensive when the performance evaluation of the design points is accomplished based on the synthesis-and-simulation technique. A combined analytical and simulation-based model (CAnSO) is proposed and validated for performance evaluation of a typical RISP. The proposed model consists of an analytical core that incorporates statistics collected from cycle-accurate simulation to make a reasonable evaluation and provide a valuable insight. CAnSO has clear speed advantages and therefore it can be used for easing a cumbersome design space exploration of a reconfigurable RISP processor and quick performance evaluation of slightly modified architectures.
یو آر آی: http://libsearch.um.ac.ir:80/fum/handle/fum/3342192
کلیدواژه(گان): reconfigurable instruction-set processor
کالکشن :
  • ProfDoc
  • نمایش متادیتا پنهان کردن متادیتا
  • آمار بازدید

    Rapid Design Space Exploration of a Reconfigurable Instruction-Set Processor

Show full item record

contributor authorFarhad Mehdipouren
contributor authorحمید نوریen
contributor authorKoji Inoueen
contributor authorKazuaki Murakamien
contributor authorHamid Noorifa
date accessioned2020-06-06T13:06:58Z
date available2020-06-06T13:06:58Z
date issued2009
identifier urihttp://libsearch.um.ac.ir:80/fum/handle/fum/3342192?locale-attribute=fa
description abstractMultitude parameters in the design process of a reconfigurable instruction-set processor (RISP) may lead to a large design space and remarkable complexity. Quantitative design approach uses the data collected from applications to satisfy design constraints and optimize the design goals while considering the applications characteristics; however it highly depends on designer observations and analyses. Exploring design space can be considered as an effective technique to find a proper balance among various design parameters. Indeed, this approach would be computationally expensive when the performance evaluation of the design points is accomplished based on the synthesis-and-simulation technique. A combined analytical and simulation-based model (CAnSO) is proposed and validated for performance evaluation of a typical RISP. The proposed model consists of an analytical core that incorporates statistics collected from cycle-accurate simulation to make a reasonable evaluation and provide a valuable insight. CAnSO has clear speed advantages and therefore it can be used for easing a cumbersome design space exploration of a reconfigurable RISP processor and quick performance evaluation of slightly modified architectures.en
languageEnglish
titleRapid Design Space Exploration of a Reconfigurable Instruction-Set Processoren
typeJournal Paper
contenttypeExternal Fulltext
subject keywordsreconfigurable instruction-set processoren
journal titleIEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciencesfa
pages3182-3192
journal volume92
journal issue12
identifier linkhttps://profdoc.um.ac.ir/paper-abstract-1026264.html
identifier articleid1026264
  • درباره ما
نرم افزار کتابخانه دیجیتال "دی اسپیس" فارسی شده توسط یابش برای کتابخانه های ایرانی | تماس با یابش
DSpace software copyright © 2019-2022  DuraSpace